### IT5002

# Computer Systems and Applications

MIPS Assembly II

colintan@nus.edu.sg







#### Q & A

- DO NOT use the Zoom chat for questions. It doesn't appear in the video recordings.
- Please ask questions at https://sets.netlify.app/module/61597486a7805d9fb1b4accd



OR scan this QR code (may be obscured on some slides)

### Lecture #8: MIPS Part 2: More Instruction Mational University of Singapore Instruction Mational University of S

#### 1. Memory Organisation (General)

- 1.1 Memory: Transfer Unit
- 1.2 Memory: Word Alignment

#### 2. MIPS Memory Instructions

- 2.1 Memory Instruction: Load Word
- 2.2 Memory Instruction: Store Word
- 2.3 Load and Store Instructions
- 2.4 Memory Instruction: Others
- 2.5 Example: Array
- 2.6 Common Questions
- 2.7 Example: Swapping Elements



### Lecture #8: MIPS Part 2: More Instruction National University of Singapore Uni

#### 3. Making Decisions

- 3.1 Conditional Branch: beq and bne
- 3.2 Unconditional Jump: j
- 3.3 IF statement
- 3.4 Exercise #1: IF statement

#### 4. Loops

- 4.1 Exercise #2: FOR loop
- 4.2 Inequalities
- 5. Array and Loop
- 6. Exercises



### 1. Memory Organisation (General)

- The main memory can be viewed as a large, single-dimension array of memory locations.
- Each location of the memory has an address, which is an index into the array.
  - Given a k-bit address, the address space is of size  $2^k$ .
- The memory map on the right contains one byte (8 bits) in every location/address.
  - This is called byte addressing

| lddress | s Content |
|---------|-----------|
| 0       | 8 bits    |
| 1       | 8 bits    |
| 2       | 8 bits    |
| 3       | 8 bits    |
| 4       | 8 bits    |
| 5       | 8 bits    |
| 6       | 8 bits    |
| 7       | 8 bits    |
| 8       | 8 bits    |
| 9       | 8 bits    |
| 10      | 8 bits    |
| 11      | 8 bits    |



### 1.1 Memory: Transfer Unit

- Using distinct memory address, we can access:
  - a single byte (byte addressable) or
  - a single word (word addressable)

#### Word is:

- Usually **2**<sup>n</sup> bytes
- The common unit of transfer between processor and memory
- Also commonly coincide with the register size, the integer size and instruction size in most architectures



# School of Computing

### 1.2 Memory: Word Alignment

#### **Word alignment:**

Words are aligned in memory if they begin at a byte address that is a multiple of the number of bytes in a word.

Example: If a word consists of 4 bytes, then:





How do we quickly check whether a given memory address is word-aligned or not?



### 2. MIPS Memory Instructions

- MIPS is a load-store register architecture
  - 32 registers, each 32-bit (4 bytes) long
  - Each word contains 32 bits (4 bytes)
  - Memory addresses are 32-bit long

Why?

Answer: So that they fit into registers

| Name                            | Examples                                                                                | Comments                                                                                                                                                                                |
|---------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                    | \$s0-\$s7, \$t0-\$t9, \$zero, \$a0-<br>\$a3, \$v0-\$v1, \$gp, \$fp, \$sp,<br>\$ra, \$at | Fast processor storage for data. In MIPS, data must be in registers to perform arithmetic.                                                                                              |
| 2 <sup>30</sup> memory<br>words | Mem[0], Mem[4],, Mem[4294967292]                                                        | Accessed only by data transfer instructions.  MIPS uses byte addresses, so consecutive words differ by 4.  Memory holds data structures, such as arrays, and spilled registers, such as |
| 70                              |                                                                                         | those saved on procedure calls.  Lecture #8: MIPS Part 2: More Instructions                                                                                                             |

### 2.1 Memory Instruction: Load Word

Example: lw \$t0, 4(\$s0)



- Steps:
  - 1. Memory Address = \$s0 + 4 = 8000 + 4 = 8004
  - 2. Memory word at Mem[8004] is loaded into \$t0



### 2.2 Memory Instruction: Store Word

Example: sw \$t0, 12(\$s0)



- Steps:
  - 1. Memory Address = \$s0 + 12 = 8000 + 12 = 8012
  - 2. Content of \$t0 is stored into word at Mem [8012]



#### 2.3 Load and Store Instructions

- Only load and store instructions can access data in memory.
- Example: Each array element occupies a word.

| C Code            | MIPS Code                                                           |
|-------------------|---------------------------------------------------------------------|
| A[7] = h + A[10]; | <pre>lw \$t0, 40(\$s3) add \$t0, \$s2, \$t0 sw \$t0, 28(\$s3)</pre> |

- Each array element occupies a word (4 bytes).
- \$s3 contains the base address (address of first element, A[0]) of array A. Variable h is mapped to \$s2.



Remember arithmetic operands (for **add**) are registers, not memory!

### 2.4 Memory Instructions: Others (1/2)

- Other than load word (lw) and store word (sw), there are other variants, example:
  - load byte (1b)
  - store byte (sb)
- Similar in format:

```
lb $t1, 12($s3)
sb $t2, 13($s3)
```

- Similar in working except that one byte, instead of one word, is loaded or stored
  - Note that the offset no longer needs to be a multiple of 4





### 2.4 Memory Instructions: Others (2/2)

- MIPS disallows loading/storing unaligned word using lw/sw:
  - Pseudo-Instructions *unaligned load word* (ulw) and *unaligned store word* (usw) are provided for this purpose
- Other memory instructions:
  - 1h and sh: load halfword and store halfword
  - lwl, lwr, swl, swr: load word left / right, store word left / right.
  - etc...



### 2.5 Example: Array (assume 4 bytes per element) chool of Computing

| C Statement to translate                  |     | Variables Mapping      |                          |
|-------------------------------------------|-----|------------------------|--------------------------|
| A[3] = h + A[1];                          |     | h → \$s2<br>base of A[ | [] <del>-&gt;</del> \$s3 |
|                                           |     | \$s3                   | A[0]                     |
| lw \$t0, 4(\$s3)                          | 4 ( | \$\$3) ———             | A[1]                     |
| add \$t0, \$s2, \$t0<br>sw \$t0, 12(\$s3) |     |                        | A[2]                     |
|                                           |     | (\$s3)→                | A[3]                     |

#### 2.6 Common Questions: Address vs Value

#### **Key concept:**

#### Registers do NOT have types

- A register can hold any 32-bit number:
  - The number has <u>no implicit data type</u> and is interpreted <u>according to the instruction that uses it</u>
- Examples:
  - add \$t2, \$t1, \$t0
    - → \$t0 and \$t1 should contain data values
  - lw \$t2, 0(\$t0)
    - → \$t0 should contain a memory address





#### 2.6 Common Questions: Byte vs Word

#### **Important:**

Consecutive word addresses in machines with byte-addressing do not differ by 1

- Common error:
  - Assume that the address of the next word can be found by incrementing the address in a register by 1 instead of by the word size in bytes
- For both lw and sw:
  - The sum of base address and offset must be a multiple of 4 (i.e. to adhere to word boundary)





### 2.7 Example: Swapping Elements

```
C Statement to translate

swap( int v[], int k )
{
    Base
    int temp;
    temp = v[k]
    v[k] = v[k+1];
    v[k+1] = temp;
}
Example 4.55 (2.54)
```

```
swap:
    sll $2, $5, 2
    add $2, $4, $2
    lw $15, 0($2)
    lw $16, 4($2)
    sw $16, 0($2)
    sw $15, 4($2)
```

```
Variables Mapping

k → $5

Base address of v[] → $4

temp → $15
```

Example: k = 3; to swap v[3] with v[4]. Assume base address of v is 2000.

```
$5 (k) \leftarrow 3
$4 (base addr. of v) \leftarrow 2000
```

```
$2 \leftarrow 12
$2 \leftarrow 2012
$15 \leftarrow content of mem. addr. 2012 (v[3])
$16 \leftarrow content of mem. addr. 2016 (v[4])
content of mem. addr. 2012 (v[3]) \leftarrow $16
content of mem. addr. 2016 (v[4]) \leftarrow $15
```



Note: This is simplified and may <u>not</u> be a direct translation of the C code.

### 3. Making Decisions (1/2)

- We cover only sequential execution so far:
  - Instruction is executed in program order
- To perform general computing tasks, we need to:
  - Make decisions
  - Perform iterations (in later section)
- Decisions making in high-level language:
  - if and goto statements
  - MIPS decision making instructions are similar to if statement with a goto
  - **goto** is discouraged in high-level languages but necessary in assembly <sup>©</sup>



### 3. Making Decisions (2/2)

- Decision-making instructions
  - Alter the control flow of the program
  - Change the next instruction to be executed
- Two types of decision-making statements in MIPS
  - Conditional (branch) bne \$t0, \$t1, label beg \$t0, \$t1, label
  - Unconditional (jump)j label
- A label is an "anchor" in the assembly code to indicate point of interest, usually as branch target
  - Labels are <u>NOT</u> instructions!

#### Page: 20

# National University of Singapore School of Computing

### 3.1 Conditional Branch: beq and bne

- Processor follows the branch only when the condition is satisfied (true)
- beq \$r1, \$r2, L1
  - Go to statement labeled **L1** if the value in register **\$r1** equals the value in register **\$r2**
  - beq is "branch if equal"
  - C code: if (a == b) goto L1
- bne \$r1, \$r2, L1
  - Go to statement labeled **L1** if the value in register **\$r1** does not equal the value in register **\$r2**
  - bne is "branch if not equal"
  - C code: if (a != b) goto L1



### 3.2 Unconditional Jump: j

- Processor always follows the branch
- j L1
  - Jump to label L1 unconditionally
  - C code: goto L1
- Technically equivalent to such statement beg \$s0, \$s0, L1



#### Page: 22



### 3.3 IF statement (1/2)

| C Statement to translate                                          | Variables Mapping                               |  |
|-------------------------------------------------------------------|-------------------------------------------------|--|
| <pre>if (i == j)     f = g + h;</pre>                             | f → \$s0 g → \$s1 h → \$s2 i → \$s3 j → \$s4    |  |
| beq \$s3, \$s4, L1<br>j Exit<br>L1: add \$s0, \$s1, \$s2<br>Exit: | bne \$s3, \$s4, Exit add \$s0, \$s1, \$s2 Exit: |  |

- Two equivalent translations:
  - The one on the right is more efficient



Common technique: Invert the condition for shorter code



### 3.3 IF statement (2/2)

| C Statement to translate                                  | Variables Mapping                                       |
|-----------------------------------------------------------|---------------------------------------------------------|
| <pre>if (i == j)     f = g + h; else     f = g - h;</pre> | <pre>f → \$s0 g → \$s1 h → \$s2 i → \$s3 j → \$s4</pre> |

bne \$s3, \$s4, Else
add \$s0, \$s1, \$s2
j Exit

Else: sub \$s0, \$s1, \$s2

Exit:

Question: Rewrite with beq?







#### 3.4 Exercise #1: IF statement

| MIPS code to translate into C                                     | Variables Mapping                |
|-------------------------------------------------------------------|----------------------------------|
| <pre>beq \$s1, \$s2, Exit    add \$s0, \$zero, \$zero Exit:</pre> | f → \$s0<br>i → \$s1<br>j → \$s2 |

What is the corresponding high-level statement?



### 4. Loops (1/2)

C while-loop:

Rewritten with goto



#### **Key concept:**

Any form of loop can be written in assembly with the help of conditional branches and jumps.





### 4. Loops (2/2)

| C Statement to translate     | Variables Mapping          |
|------------------------------|----------------------------|
| <pre>Loop: if (j != k)</pre> | i → \$s3 j → \$s4 k → \$s5 |
| Exit:                        |                            |

What is the corresponding MIPS code?





### 4.1 Exercise #2: FOR loop

Write the following loop statement in MIPS

| C Statement to translate         | Variables Mapping    |
|----------------------------------|----------------------|
| for ( i=0; i<10; i++) a = a + 5; | i → \$s0<br>a → \$s2 |

```
add $s0, $zero, $zero
addi $s1, $zero, 10

Loop: beq $s0, $s1, Exit
addi $s2, $s2, 5
addi $s0, $s0, 1
j Loop

Exit:
```



### 4.2 Inequalities (1/2)

- We have beq and bne, what about branch-if-lessthan?
  - There is no real blt instruction in MIPS
- Use slt (set on less than) or slti.

```
slt $t0, $s1, $s2
```

```
if ($s1 < $s2)
    $t0 = 1;
else
    $t0 = 0;</pre>
```



### 4.2 Inequalities (2/2)

■ To build a "blt \$s1, \$s2, L" instruction:

```
slt $t0, $s1, $s2
bne $t0, $zero, L
```

- This is another example of pseudo-instruction:
  - Assembler translates (blt) instruction in an assembly program into the equivalent MIPS (two) instructions





### 5. Array and Loop

Typical example of accessing array elements in a loop:





### 5. Array and Loop: Question

Count the number of zeros in an Array A

- A is word array with 40 elements
- Address of A[]  $\rightarrow$  \$t0, Result  $\rightarrow$  \$t8

#### Simple C Code

```
result = 0;
i = 0;
while ( i < 40 ) {
   if ( A[i] == 0 )
      result++;
   i++;
}</pre>
```

- Think about:
  - How to perform the right comparison
  - How to translate A[i] correctly





### 5. Array and Loop: Version 1.0

| Address Result | → \$t8 | <b>→</b> \$t( | )            | Comments                                   |
|----------------|--------|---------------|--------------|--------------------------------------------|
|                | addi   | \$t8,         | \$zero, 0    |                                            |
|                | addi   | \$t1,         | \$zero, 0    |                                            |
|                | addi   | \$t2,         | \$zero, 40   | # end point                                |
| loop:          | bge    | \$t1,         | \$t2, end    |                                            |
|                | sll    | \$t3,         | \$t1, 2      | # i * 4                                    |
|                | add    | \$t4,         | \$t0, \$t3   | # &A[i]                                    |
|                | lw     | \$t5,         | 0(\$t4)      | # \$t3 <b>←</b> A[i]                       |
|                | bne    | \$t5,         | \$zero, skip |                                            |
|                | addi   | \$t8,         | \$t8, 1      | # result++                                 |
| skip:          | addi   | \$t1,         | \$t1, 1      | # i++                                      |
|                | j loc  | p             |              |                                            |
| end:           |        |               |              | Lecture #0, MH 5 1 att 2, More Historitois |





### 5. Array and Loop: Version 2.0

| Address of A[] $\rightarrow$ \$t0<br>Result $\rightarrow$ \$t8<br>&A[i] $\rightarrow$ \$t1 |      |       |              | Comments                          |
|--------------------------------------------------------------------------------------------|------|-------|--------------|-----------------------------------|
|                                                                                            | addi | \$t8, | \$zero, 0    |                                   |
|                                                                                            | addi | \$t1, | \$t0, 0      | <pre># addr of current item</pre> |
|                                                                                            | addi | \$t2, | \$t0, 160    | # &A[40]                          |
| loop:                                                                                      | bge  | \$t1, | \$t2, end    | <pre># comparing address!</pre>   |
|                                                                                            | lw   | \$t3, | 0(\$t1)      | # \$t3 <b>←</b> A[i]              |
|                                                                                            | bne  | \$t3, | \$zero, skip |                                   |
|                                                                                            | addi | \$t8, | \$t8, 1      | # result++                        |
| skip:                                                                                      | addi | \$t1, | \$t1, 4      | # move to next item               |
|                                                                                            | j lo | op    |              |                                   |
| end:                                                                                       |      |       |              |                                   |



Use of "pointers" can produce more efficient code!



### 6.1 Exercise #3: Simple Loop

Given the following MIPS code:

```
addi $t1, $zero, 10
       add $t1, $t1, $t1
       addi $t2, $zero, 10
Loop: addi $t2, $t2, 10
       addi $t1, $t1, -1
      beq $t1, $zero, Loop
```

- Answer: (a) How many instructions are executed?

- (a) 6 (b) 30 (c) 33 (d) 36 (e) None of the above
- What is the final value in \$t2? Answer: (b) 11.



- (a) 10 (b) 20 (c) 300 (d) 310 (e) None of the above



### 6.2 Exercise #4: Simple Loop II

Given the following MIPS code:

```
add $t0, $zero, $zero
       add $t1, $t0, $t0
       addi $t2, $t1, 4
Again: add $t1, $t1, $t0
       addi $t0, $t0, 1
       bne $t2, $t0, Again
```

- How many instructions are executed? Answer: (c)

- (a) 6 (b) 12 (c) 15 (d) 18 (e) None of the above
- What is the final value in \$t1? Answer: (c) 11.

- (a) 0 (b) 4 (c) 6 (d) 10 (e) None of the above





### 6.3 Exercise #5: Simple Loop III (1/2)

Given the following MIPS code accessing a word array of elements in memory with the starting address in \$\tag{t0}.

```
addi $t1, $t0, 10
      add $t2, $zero, $zero
Loop: ulw $t3, 0($t1) # ulw: unaligned lw
      add $t2, $t2, $t3
      addi $t1, $t1, -1
      bne $t1, $t0, Loop
```

- How many times is the **bne** instruction executed?

- (a) 1 (b) 3 (c) 9 (d) 10 (e) 11

- Answer: (d)
- How many times does the **bne** instruction actually branch to 11. the label **Loop**?



- (a) 1 (b) 8 (c) 9 (d) 10 (e) 11



### 6.3 Exercise #5: Simple Loop III (2/2)

Given the following MIPS code accessing a word array of elements in memory with the starting address in \$\tag{t0}.

```
addi $t1, $t0, 10
       add $t2, $zero, $zero
Loop: ulw $t3, 0($t1) # ulw: unaligned lw
      add $t2, $t2, $t3
       addi $t1, $t1, -1
      bne $t1, $t0, Loop
```

- How many instructions are executed? 111.

(a) 6 (b) 12 (c) 41 (d) 42 (e) 46 **Answer: (d)** 

- How many unique bytes of data are read from the memory? 1V.

- (a) 4 (b) 10 (c) 11 (d) 13 (e) 40



Answer: (d)

### Summary: Focus of IT5002

- Basic MIPS programming
  - Arithmetic: among registers only
  - Handling of large constants
  - Memory accesses: load/store
  - Control flow: branch and jump
  - Accessing array elements
  - System calls (covered in labs)
- Things we are not going to cover
  - Support for procedures
  - Linkers, loaders, memory layout
  - Stacks, frames, recursion
  - Interrupts and exceptions

